diff options
author | Subv <subv2112@gmail.com> | 2018-03-19 00:32:57 -0500 |
---|---|---|
committer | Subv <subv2112@gmail.com> | 2018-03-19 00:32:57 -0500 |
commit | cff7b29bbaca20b28ea52eedefed7c1cdafff2b9 (patch) | |
tree | f668c38abc42e9019d86b7652f4896d4091370f6 /src | |
parent | 23a0d2d7b77fa619edc7d69d0162bd3071b67b4b (diff) |
GPU: Added the TIC registers to the Maxwell3D register structure.
Diffstat (limited to 'src')
-rw-r--r-- | src/video_core/engines/maxwell_3d.h | 17 |
1 files changed, 16 insertions, 1 deletions
diff --git a/src/video_core/engines/maxwell_3d.h b/src/video_core/engines/maxwell_3d.h index 5d9b0043b..272ebee31 100644 --- a/src/video_core/engines/maxwell_3d.h +++ b/src/video_core/engines/maxwell_3d.h @@ -62,7 +62,21 @@ public: union { struct { - INSERT_PADDING_WORDS(0x582); + INSERT_PADDING_WORDS(0x55D); + + struct { + u32 tic_address_high; + u32 tic_address_low; + u32 tic_limit; + + GPUVAddr TICAddress() const { + return static_cast<GPUVAddr>( + (static_cast<GPUVAddr>(tic_address_high) << 32) | tic_address_low); + } + } tic; + + INSERT_PADDING_WORDS(0x22); + struct { u32 code_address_high; u32 code_address_low; @@ -264,6 +278,7 @@ private: static_assert(offsetof(Maxwell3D::Regs, field_name) == position * 4, \ "Field " #field_name " has invalid position") +ASSERT_REG_POSITION(tic, 0x55D); ASSERT_REG_POSITION(code_address, 0x582); ASSERT_REG_POSITION(draw, 0x585); ASSERT_REG_POSITION(query, 0x6C0); |