summaryrefslogtreecommitdiff
path: root/bsp/coreip-e20
diff options
context:
space:
mode:
authorKevin Mills <kevin.mills@sifive.com>2019-02-26 08:02:01 -0800
committerKevin Mills <kevin.mills@sifive.com>2019-02-26 08:02:01 -0800
commit2ee3eec227ca11e0355358aa553b4618fff50bd9 (patch)
tree6d841245d2eacc5b5948591719b60c75e79f141e /bsp/coreip-e20
parente18401806b38ca0f60394780191df4b72cb2f88a (diff)
Add corrected formatting for bullet lists
Markdown bullet lists should: (1) have a blank line before and after the list; (2) start each list item at the beginning of the line (no leading white-space) The markdown processor in Freedom Studio enforces these standards and does not render correctly otherwise.
Diffstat (limited to 'bsp/coreip-e20')
-rw-r--r--bsp/coreip-e20/README.md7
1 files changed, 4 insertions, 3 deletions
diff --git a/bsp/coreip-e20/README.md b/bsp/coreip-e20/README.md
index 5e19221..4c9fe1a 100644
--- a/bsp/coreip-e20/README.md
+++ b/bsp/coreip-e20/README.md
@@ -1,6 +1,7 @@
The SiFive E20 Standard Core is an extremely efficient implementation of the E2 Series configured for very low area and power. The E20 brings the power of the RISC-V software ecosystem to efficiently address traditional 8-bit and 32-bit microcontroller applications such as IoT, Analog Mixed Signal, and Programmable Finite State Machines.
This core target is suitable with Verilog RTL for verification and running application software building on top of freedom-metal libraries. The target supports:
- - 1 hart with RV32IMC core
- - 4 hardware breakpoints
- - Physical Mempory Protectin with 4 regions
+
+- 1 hart with RV32IMC core
+- 4 hardware breakpoints
+- Physical Mempory Protectin with 4 regions