summaryrefslogtreecommitdiff
path: root/bsp/coreip-e20
diff options
context:
space:
mode:
authorBunnaroath Sou <bsou@sifive.com>2019-02-27 15:26:41 -0800
committerBunnaroath Sou <bsou@sifive.com>2019-02-27 15:26:41 -0800
commit7570a33f98d1980b9bc9e799b0b202fde2cda1ce (patch)
tree5755c5c187cced4e33f6661b46a47c3b2bb44433 /bsp/coreip-e20
parent01767ffd966798887ea3719fd51adb8c606710e8 (diff)
parent2ee3eec227ca11e0355358aa553b4618fff50bd9 (diff)
Merge branch 'e-series' of github.com:sifive/freedom-e-sdk into e-series
Diffstat (limited to 'bsp/coreip-e20')
-rw-r--r--bsp/coreip-e20/README.md7
1 files changed, 4 insertions, 3 deletions
diff --git a/bsp/coreip-e20/README.md b/bsp/coreip-e20/README.md
index 5e19221..4c9fe1a 100644
--- a/bsp/coreip-e20/README.md
+++ b/bsp/coreip-e20/README.md
@@ -1,6 +1,7 @@
The SiFive E20 Standard Core is an extremely efficient implementation of the E2 Series configured for very low area and power. The E20 brings the power of the RISC-V software ecosystem to efficiently address traditional 8-bit and 32-bit microcontroller applications such as IoT, Analog Mixed Signal, and Programmable Finite State Machines.
This core target is suitable with Verilog RTL for verification and running application software building on top of freedom-metal libraries. The target supports:
- - 1 hart with RV32IMC core
- - 4 hardware breakpoints
- - Physical Mempory Protectin with 4 regions
+
+- 1 hart with RV32IMC core
+- 4 hardware breakpoints
+- Physical Mempory Protectin with 4 regions