diff options
author | Bunnaroath Sou <35707615+bsousi5@users.noreply.github.com> | 2019-03-01 10:05:34 -0800 |
---|---|---|
committer | GitHub <noreply@github.com> | 2019-03-01 10:05:34 -0800 |
commit | fb3cddda6c0342ae6c91918e769eecafbabb55b0 (patch) | |
tree | ee323a74e2355cfedd0d528a407a6d5d252e8a7c /bsp/coreip-e21 | |
parent | bbea559f684a5eee7df45429ed55d41330f44474 (diff) | |
parent | cbda1f5070e04de7ed3770d5dfd2e4f9abfc84b0 (diff) |
Merge pull request #183 from sifive/e-series
Adding readme to bsp targets for E20, E21, E31/Arty, S51/Arty
Diffstat (limited to 'bsp/coreip-e21')
-rw-r--r-- | bsp/coreip-e21/README.md | 7 |
1 files changed, 7 insertions, 0 deletions
diff --git a/bsp/coreip-e21/README.md b/bsp/coreip-e21/README.md new file mode 100644 index 0000000..a2f1a61 --- /dev/null +++ b/bsp/coreip-e21/README.md @@ -0,0 +1,7 @@ +The SiFive E21 Standard Core is a high-performance, full-featured embedded processor designed to address advanced microcontroller applications such as Sensor Fusion, Smart IoT, Wearables, Connected Toys, and more. Separate Instruction and Data Buses, along with 2 banks of Tightly Integrated Memory (TIMs) make the E21 an ideal choice for applications with deterministic or demanding memory requirements. + +This core target is suitable with Verilog RTL for verification and running application software building on top of freedom-metal libraries. The target supports: + +- 1 hart with RV32IMAC core +- 4 hardware breakpoints +- Physical Mempory Protectin with 4 regions |