summaryrefslogtreecommitdiff
path: root/bsp/coreip-e24-rtl/README.md
diff options
context:
space:
mode:
authorNathaniel Graff <nathaniel.graff@sifive.com>2019-03-07 11:28:06 -0800
committerNathaniel Graff <nathaniel.graff@sifive.com>2019-03-07 14:45:59 -0800
commit983a630b07f08af869adc78cb37bf634389519af (patch)
treefccb6fa1d7c2c065642cb21cc4d421e3ae8206eb /bsp/coreip-e24-rtl/README.md
parentc6c0fbf23d1fc8aa9b99eae19b6e3741c8d51548 (diff)
Rename coreip-X to coreip-X-rtl
Signed-off-by: Nathaniel Graff <nathaniel.graff@sifive.com>
Diffstat (limited to 'bsp/coreip-e24-rtl/README.md')
-rw-r--r--bsp/coreip-e24-rtl/README.md8
1 files changed, 8 insertions, 0 deletions
diff --git a/bsp/coreip-e24-rtl/README.md b/bsp/coreip-e24-rtl/README.md
new file mode 100644
index 0000000..1996262
--- /dev/null
+++ b/bsp/coreip-e24-rtl/README.md
@@ -0,0 +1,8 @@
+The SiFive E24 Standard Core is a high-performance microcontroller with hardware support for single-precision floating-point capabilities by implementing the RISC-V ISA’s F standard extension. The E24’s efficiency, coupled with hardware floating-point capabilities, make it exceptional at motor control, sensor fusion, and IoT applications.
+
+This core target is suitable with Verilog RTL for verification and running application software building on top of freedom-metal libraries. The target supports:
+
+- 1 hart with RV32IMAFC core
+- 4 hardware breakpoints
+- Physical Memory Protection with 4 regions
+