summaryrefslogtreecommitdiff
path: root/bsp/coreip-e31-arty
diff options
context:
space:
mode:
authorKevin Mills <kevin.mills@sifive.com>2019-02-26 08:02:01 -0800
committerKevin Mills <kevin.mills@sifive.com>2019-02-26 08:02:01 -0800
commit2ee3eec227ca11e0355358aa553b4618fff50bd9 (patch)
tree6d841245d2eacc5b5948591719b60c75e79f141e /bsp/coreip-e31-arty
parente18401806b38ca0f60394780191df4b72cb2f88a (diff)
Add corrected formatting for bullet lists
Markdown bullet lists should: (1) have a blank line before and after the list; (2) start each list item at the beginning of the line (no leading white-space) The markdown processor in Freedom Studio enforces these standards and does not render correctly otherwise.
Diffstat (limited to 'bsp/coreip-e31-arty')
-rw-r--r--bsp/coreip-e31-arty/README.md22
1 files changed, 11 insertions, 11 deletions
diff --git a/bsp/coreip-e31-arty/README.md b/bsp/coreip-e31-arty/README.md
index 1ae8739..eeb3502 100644
--- a/bsp/coreip-e31-arty/README.md
+++ b/bsp/coreip-e31-arty/README.md
@@ -1,14 +1,14 @@
The SiFive E31 Standard Core is the world’s most deployed RISC-V core. Co-designed alongside the RISC-V ISA, the E31 takes maximum advantage of the RISC-V ISA, resulting in a power-efficient core that delivers the high performance needed for tomorrow’s smart IoT, storage, and industrial applications.
This FPGA core target is ideal maker and hobbist to develop running application software building on top of freedom-metal libraries. The target supports:
- - 1 hart with RV32IMAC core
- - 4 hardware breakpoints
- - Physical Mempory Protectin with 8 regions
- - 16 local interrupts signal that can be connected to off core complex devices
- - Up to 127 PLIC interrupt signals that can be connected to off core complex devices, with 7 priority levels
- - GPIO memory with 16 interrupt lines
- - SPI memory with 1 intterupt line
- - Serial port with 1 interrupt line
- - 4 RGB LEDS
- - 4 Buttons and 4 Switches
-~
+
+- 1 hart with RV32IMAC core
+- 4 hardware breakpoints
+- Physical Mempory Protectin with 8 regions
+- 16 local interrupts signal that can be connected to off core complex devices
+- Up to 127 PLIC interrupt signals that can be connected to off core complex devices, with 7 priority levels
+- GPIO memory with 16 interrupt lines
+- SPI memory with 1 intterupt line
+- Serial port with 1 interrupt line
+- 4 RGB LEDS
+- 4 Buttons and 4 Switches