summaryrefslogtreecommitdiff
path: root/bsp/coreip-e76/README.md
diff options
context:
space:
mode:
authorBunnaroath Sou <35707615+bsousi5@users.noreply.github.com>2019-03-02 09:18:48 -0800
committerGitHub <noreply@github.com>2019-03-02 09:18:48 -0800
commit13bc9767e23880849142526638a7d4a1110e5a4c (patch)
tree2efee76ed7a719364fc916307aacf8a44927c005 /bsp/coreip-e76/README.md
parentfb3cddda6c0342ae6c91918e769eecafbabb55b0 (diff)
parent3cd57c399b080cc3eee813c339258fbb287bf95e (diff)
Merge pull request #186 from sifive/coreip-19.2
Update BSP for 19.2 coreip release
Diffstat (limited to 'bsp/coreip-e76/README.md')
-rw-r--r--bsp/coreip-e76/README.md11
1 files changed, 11 insertions, 0 deletions
diff --git a/bsp/coreip-e76/README.md b/bsp/coreip-e76/README.md
new file mode 100644
index 0000000..cf5b465
--- /dev/null
+++ b/bsp/coreip-e76/README.md
@@ -0,0 +1,11 @@
+The SiFive E76 Standard Core is a high-performance 32-bit embedded processor which is fully-compliant with the RISC-V ISA. Its advanced memory subsystem enables inclusion of tightly-integrated memory and caches.
+
+The E76 is ideal for applications which require high performance -- but have power constraints (e.g., Augmented Reality and Virtual Reality , IoT Edge Compute, Biometric Signal Processing, and Industrial Automation).
+
+This core target is suitable with Verilog RTL for verification and running application software building on top of freedom-metal libraries. The target supports:
+
+- 1 hart with RV32IMAFC core
+- 4 hardware breakpoints
+- Physical Memory Protection with 8 regions
+- 16 local interrupts signal that can be connected to off core complex devices
+- Up to 127 PLIC interrupt signals that can be connected to off core complex devices, with 7 priority levels