summaryrefslogtreecommitdiff
path: root/bsp/coreip-e76/README.md
diff options
context:
space:
mode:
authorBunnaroath Sou <bsou@sifive.com>2019-03-01 19:09:27 -0800
committerBunnaroath Sou <bsou@sifive.com>2019-03-01 19:09:27 -0800
commite7a3c3a2999a7b1ffbab96b5bc83061ca6f387d3 (patch)
treed087b43efce3f2fd2483a86743d081bca3c8371d /bsp/coreip-e76/README.md
parentd546fffdae400e6bf86e5f0304f412ff2ca6a641 (diff)
Add CoreIPs E76, S76 for 19.2 rel
Diffstat (limited to 'bsp/coreip-e76/README.md')
-rw-r--r--bsp/coreip-e76/README.md11
1 files changed, 11 insertions, 0 deletions
diff --git a/bsp/coreip-e76/README.md b/bsp/coreip-e76/README.md
new file mode 100644
index 0000000..cf5b465
--- /dev/null
+++ b/bsp/coreip-e76/README.md
@@ -0,0 +1,11 @@
+The SiFive E76 Standard Core is a high-performance 32-bit embedded processor which is fully-compliant with the RISC-V ISA. Its advanced memory subsystem enables inclusion of tightly-integrated memory and caches.
+
+The E76 is ideal for applications which require high performance -- but have power constraints (e.g., Augmented Reality and Virtual Reality , IoT Edge Compute, Biometric Signal Processing, and Industrial Automation).
+
+This core target is suitable with Verilog RTL for verification and running application software building on top of freedom-metal libraries. The target supports:
+
+- 1 hart with RV32IMAFC core
+- 4 hardware breakpoints
+- Physical Memory Protection with 8 regions
+- 16 local interrupts signal that can be connected to off core complex devices
+- Up to 127 PLIC interrupt signals that can be connected to off core complex devices, with 7 priority levels