summaryrefslogtreecommitdiff
path: root/bsp/coreip-s76-rtl/design.dts
diff options
context:
space:
mode:
authorNathaniel Graff <nathaniel.graff@sifive.com>2019-04-11 21:40:27 +0000
committerGitHub <noreply@github.com>2019-04-11 21:40:27 +0000
commitb47459592db6ee7aef2a86b2010d05b8ced7eba9 (patch)
treed1c07a9437495210ae266766f6988c0e0bceba17 /bsp/coreip-s76-rtl/design.dts
parenta4d97b7aec6eb939eb1f61883591ba5cc58be258 (diff)
parent45a50ed76caa304ba112a312d8309a625be64b7a (diff)
Merge pull request #233 from sifive/7-series-pmp
Add PMP nodes to all targets except e20
Diffstat (limited to 'bsp/coreip-s76-rtl/design.dts')
-rw-r--r--bsp/coreip-s76-rtl/design.dts4
1 files changed, 4 insertions, 0 deletions
diff --git a/bsp/coreip-s76-rtl/design.dts b/bsp/coreip-s76-rtl/design.dts
index f27053d..a4fd9c8 100644
--- a/bsp/coreip-s76-rtl/design.dts
+++ b/bsp/coreip-s76-rtl/design.dts
@@ -40,6 +40,10 @@
#size-cells = <2>;
compatible = "SiFive,FS760G-soc", "fs710-soc", "sifive-soc", "simple-bus";
ranges;
+ pmp: pmp@0 {
+ compatible = "riscv,pmp";
+ regions = <8>;
+ };
L11: axi4-periph-port@20000000 {
#address-cells = <2>;
#size-cells = <2>;