From 96f7c530cc7ec894ed8c326a47dc496fb7b9c35f Mon Sep 17 00:00:00 2001 From: Bunnaroath Sou Date: Tue, 26 Mar 2019 12:07:46 -0700 Subject: Making dhrystone public --- .gitmodules | 3 +++ bsp/coreip-e31-arty/settings.mk | 2 +- bsp/coreip-e31-rtl/settings.mk | 2 +- software/dhrystone | 1 + 4 files changed, 6 insertions(+), 2 deletions(-) create mode 160000 software/dhrystone diff --git a/.gitmodules b/.gitmodules index bd6e9c4..5c6f9e1 100644 --- a/.gitmodules +++ b/.gitmodules @@ -40,3 +40,6 @@ [submodule "software/sifive-welcome"] path = software/sifive-welcome url = https://github.com/sifive/sifive-welcome +[submodule "software/dhrystone"] + path = software/dhrystone + url = https://github.com/sifive/benchmark-dhrystone diff --git a/bsp/coreip-e31-arty/settings.mk b/bsp/coreip-e31-arty/settings.mk index 0b9c2cb..c2a2547 100644 --- a/bsp/coreip-e31-arty/settings.mk +++ b/bsp/coreip-e31-arty/settings.mk @@ -1,5 +1,5 @@ RISCV_ARCH=rv32imac RISCV_ABI=ilp32 -RISCV_CMODEL=medlow +RISCV_CMODEL=medany TARGET_TAGS=fpga openocd diff --git a/bsp/coreip-e31-rtl/settings.mk b/bsp/coreip-e31-rtl/settings.mk index f60f250..50ec3c7 100644 --- a/bsp/coreip-e31-rtl/settings.mk +++ b/bsp/coreip-e31-rtl/settings.mk @@ -1,6 +1,6 @@ RISCV_ARCH=rv32imac RISCV_ABI=ilp32 -RISCV_CMODEL=medlow +RISCV_CMODEL=medany COREIP_MEM_WIDTH=32 diff --git a/software/dhrystone b/software/dhrystone new file mode 160000 index 0000000..1472b50 --- /dev/null +++ b/software/dhrystone @@ -0,0 +1 @@ +Subproject commit 1472b5092fa52551670908aa15d48eb974ccd453 -- cgit v1.2.1-18-gbd029