1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
|
#ifndef ASSEMBLY
#ifndef COREIP_U54MC_RTL__METAL_H
#define COREIP_U54MC_RTL__METAL_H
#ifdef __METAL_MACHINE_MACROS
#define __METAL_CLINT_NUM_PARENTS 10
#ifndef __METAL_CLINT_NUM_PARENTS
#define __METAL_CLINT_NUM_PARENTS 0
#endif
#define __METAL_PLIC_SUBINTERRUPTS 137
#define __METAL_PLIC_NUM_PARENTS 9
#ifndef __METAL_PLIC_SUBINTERRUPTS
#define __METAL_PLIC_SUBINTERRUPTS 0
#endif
#ifndef __METAL_PLIC_NUM_PARENTS
#define __METAL_PLIC_NUM_PARENTS 0
#endif
#ifndef __METAL_CLIC_SUBINTERRUPTS
#define __METAL_CLIC_SUBINTERRUPTS 0
#endif
#else /* ! __METAL_MACHINE_MACROS */
#define __METAL_CLINT_2000000_INTERRUPTS 10
#define METAL_MAX_CLINT_INTERRUPTS 10
#define __METAL_CLINT_NUM_PARENTS 10
#define __METAL_INTERRUPT_CONTROLLER_C000000_INTERRUPTS 9
#define __METAL_PLIC_SUBINTERRUPTS 137
#define METAL_MAX_PLIC_INTERRUPTS 9
#define __METAL_PLIC_NUM_PARENTS 9
#define __METAL_CLIC_SUBINTERRUPTS 0
#define METAL_MAX_CLIC_INTERRUPTS 0
#define METAL_MAX_LOCAL_EXT_INTERRUPTS 0
#define __METAL_GLOBAL_EXTERNAL_INTERRUPTS_INTERRUPTS 127
#define METAL_MAX_GLOBAL_EXT_INTERRUPTS 127
#define METAL_MAX_GPIO_INTERRUPTS 0
#define METAL_MAX_UART_INTERRUPTS 0
#include <metal/drivers/fixed-clock.h>
#include <metal/memory.h>
#include <metal/drivers/riscv,clint0.h>
#include <metal/drivers/riscv,cpu.h>
#include <metal/drivers/riscv,plic0.h>
#include <metal/pmp.h>
#include <metal/drivers/sifive,global-external-interrupts0.h>
#include <metal/drivers/sifive,test0.h>
#include <metal/drivers/sifive,fu540-c000,l2.h>
asm (".weak __metal_dt_mem_dtim_1000000");
struct metal_memory __metal_dt_mem_dtim_1000000;
asm (".weak __metal_dt_mem_itim_1800000");
struct metal_memory __metal_dt_mem_itim_1800000;
asm (".weak __metal_dt_mem_itim_1808000");
struct metal_memory __metal_dt_mem_itim_1808000;
asm (".weak __metal_dt_mem_itim_1810000");
struct metal_memory __metal_dt_mem_itim_1810000;
asm (".weak __metal_dt_mem_itim_1818000");
struct metal_memory __metal_dt_mem_itim_1818000;
asm (".weak __metal_dt_mem_itim_1820000");
struct metal_memory __metal_dt_mem_itim_1820000;
asm (".weak __metal_dt_mem_memory_80000000");
struct metal_memory __metal_dt_mem_memory_80000000;
/* From clint@2000000 */
asm (".weak __metal_dt_clint_2000000");
struct __metal_driver_riscv_clint0 __metal_dt_clint_2000000;
/* From cpu@0 */
asm (".weak __metal_dt_cpu_0");
struct __metal_driver_cpu __metal_dt_cpu_0;
/* From cpu@1 */
asm (".weak __metal_dt_cpu_1");
struct __metal_driver_cpu __metal_dt_cpu_1;
/* From cpu@2 */
asm (".weak __metal_dt_cpu_2");
struct __metal_driver_cpu __metal_dt_cpu_2;
/* From cpu@3 */
asm (".weak __metal_dt_cpu_3");
struct __metal_driver_cpu __metal_dt_cpu_3;
/* From cpu@4 */
asm (".weak __metal_dt_cpu_4");
struct __metal_driver_cpu __metal_dt_cpu_4;
asm (".weak __metal_dt_cpu_0_interrupt_controller");
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_0_interrupt_controller;
asm (".weak __metal_dt_cpu_1_interrupt_controller");
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_1_interrupt_controller;
asm (".weak __metal_dt_cpu_2_interrupt_controller");
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_2_interrupt_controller;
asm (".weak __metal_dt_cpu_3_interrupt_controller");
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_3_interrupt_controller;
asm (".weak __metal_dt_cpu_4_interrupt_controller");
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_4_interrupt_controller;
/* From interrupt_controller@c000000 */
asm (".weak __metal_dt_interrupt_controller_c000000");
struct __metal_driver_riscv_plic0 __metal_dt_interrupt_controller_c000000;
asm (".weak __metal_dt_pmp_0");
struct metal_pmp __metal_dt_pmp_0;
/* From global_external_interrupts */
asm (".weak __metal_dt_global_external_interrupts");
struct __metal_driver_sifive_global_external_interrupts0 __metal_dt_global_external_interrupts;
/* From teststatus@4000 */
asm (".weak __metal_dt_teststatus_4000");
struct __metal_driver_sifive_test0 __metal_dt_teststatus_4000;
/* From cache_controller@2010000 */
asm (".weak __metal_dt_cache_controller_2010000");
struct __metal_driver_sifive_fu540_c000_l2 __metal_dt_cache_controller_2010000;
struct metal_memory __metal_dt_mem_dtim_1000000 = {
._base_address = 16777216UL,
._size = 8192UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
struct metal_memory __metal_dt_mem_itim_1800000 = {
._base_address = 25165824UL,
._size = 16384UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
struct metal_memory __metal_dt_mem_itim_1808000 = {
._base_address = 25198592UL,
._size = 32768UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
struct metal_memory __metal_dt_mem_itim_1810000 = {
._base_address = 25231360UL,
._size = 32768UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
struct metal_memory __metal_dt_mem_itim_1818000 = {
._base_address = 25264128UL,
._size = 32768UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
struct metal_memory __metal_dt_mem_itim_1820000 = {
._base_address = 25296896UL,
._size = 32768UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
struct metal_memory __metal_dt_mem_memory_80000000 = {
._base_address = 2147483648UL,
._size = 536870912UL,
._attrs = {
.R = 1,
.W = 1,
.X = 1,
.C = 1,
.A = 1},
};
/* From clint@2000000 */
struct __metal_driver_riscv_clint0 __metal_dt_clint_2000000 = {
.vtable = &__metal_driver_vtable_riscv_clint0,
.controller.vtable = &__metal_driver_vtable_riscv_clint0.clint_vtable,
.control_base = 33554432UL,
.control_size = 65536UL,
.init_done = 0,
.num_interrupts = METAL_MAX_CLINT_INTERRUPTS,
.interrupt_parents[0] = &__metal_dt_cpu_0_interrupt_controller.controller,
.interrupt_lines[0] = 3,
.interrupt_parents[1] = &__metal_dt_cpu_0_interrupt_controller.controller,
.interrupt_lines[1] = 7,
.interrupt_parents[2] = &__metal_dt_cpu_1_interrupt_controller.controller,
.interrupt_lines[2] = 3,
.interrupt_parents[3] = &__metal_dt_cpu_1_interrupt_controller.controller,
.interrupt_lines[3] = 7,
.interrupt_parents[4] = &__metal_dt_cpu_2_interrupt_controller.controller,
.interrupt_lines[4] = 3,
.interrupt_parents[5] = &__metal_dt_cpu_2_interrupt_controller.controller,
.interrupt_lines[5] = 7,
.interrupt_parents[6] = &__metal_dt_cpu_3_interrupt_controller.controller,
.interrupt_lines[6] = 3,
.interrupt_parents[7] = &__metal_dt_cpu_3_interrupt_controller.controller,
.interrupt_lines[7] = 7,
.interrupt_parents[8] = &__metal_dt_cpu_4_interrupt_controller.controller,
.interrupt_lines[8] = 3,
.interrupt_parents[9] = &__metal_dt_cpu_4_interrupt_controller.controller,
.interrupt_lines[9] = 7,
};
/* From cpu@0 */
struct __metal_driver_cpu __metal_dt_cpu_0 = {
.vtable = &__metal_driver_vtable_cpu,
.cpu.vtable = &__metal_driver_vtable_cpu.cpu_vtable,
.timebase = 1000000UL,
.interrupt_controller = &__metal_dt_cpu_0_interrupt_controller.controller,
};
/* From cpu@1 */
struct __metal_driver_cpu __metal_dt_cpu_1 = {
.vtable = &__metal_driver_vtable_cpu,
.cpu.vtable = &__metal_driver_vtable_cpu.cpu_vtable,
.timebase = 1000000UL,
.interrupt_controller = &__metal_dt_cpu_1_interrupt_controller.controller,
};
/* From cpu@2 */
struct __metal_driver_cpu __metal_dt_cpu_2 = {
.vtable = &__metal_driver_vtable_cpu,
.cpu.vtable = &__metal_driver_vtable_cpu.cpu_vtable,
.timebase = 1000000UL,
.interrupt_controller = &__metal_dt_cpu_2_interrupt_controller.controller,
};
/* From cpu@3 */
struct __metal_driver_cpu __metal_dt_cpu_3 = {
.vtable = &__metal_driver_vtable_cpu,
.cpu.vtable = &__metal_driver_vtable_cpu.cpu_vtable,
.timebase = 1000000UL,
.interrupt_controller = &__metal_dt_cpu_3_interrupt_controller.controller,
};
/* From cpu@4 */
struct __metal_driver_cpu __metal_dt_cpu_4 = {
.vtable = &__metal_driver_vtable_cpu,
.cpu.vtable = &__metal_driver_vtable_cpu.cpu_vtable,
.timebase = 1000000UL,
.interrupt_controller = &__metal_dt_cpu_4_interrupt_controller.controller,
};
/* From interrupt_controller */
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_0_interrupt_controller = {
.vtable = &__metal_driver_vtable_riscv_cpu_intc,
.controller.vtable = &__metal_driver_vtable_riscv_cpu_intc.controller_vtable,
.init_done = 0,
.interrupt_controller = 1,
};
/* From interrupt_controller */
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_1_interrupt_controller = {
.vtable = &__metal_driver_vtable_riscv_cpu_intc,
.controller.vtable = &__metal_driver_vtable_riscv_cpu_intc.controller_vtable,
.init_done = 0,
.interrupt_controller = 1,
};
/* From interrupt_controller */
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_2_interrupt_controller = {
.vtable = &__metal_driver_vtable_riscv_cpu_intc,
.controller.vtable = &__metal_driver_vtable_riscv_cpu_intc.controller_vtable,
.init_done = 0,
.interrupt_controller = 1,
};
/* From interrupt_controller */
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_3_interrupt_controller = {
.vtable = &__metal_driver_vtable_riscv_cpu_intc,
.controller.vtable = &__metal_driver_vtable_riscv_cpu_intc.controller_vtable,
.init_done = 0,
.interrupt_controller = 1,
};
/* From interrupt_controller */
struct __metal_driver_riscv_cpu_intc __metal_dt_cpu_4_interrupt_controller = {
.vtable = &__metal_driver_vtable_riscv_cpu_intc,
.controller.vtable = &__metal_driver_vtable_riscv_cpu_intc.controller_vtable,
.init_done = 0,
.interrupt_controller = 1,
};
/* From interrupt_controller@c000000 */
struct __metal_driver_riscv_plic0 __metal_dt_interrupt_controller_c000000 = {
.vtable = &__metal_driver_vtable_riscv_plic0,
.controller.vtable = &__metal_driver_vtable_riscv_plic0.plic_vtable,
.init_done = 0,
.interrupt_parents[0] = &__metal_dt_cpu_0_interrupt_controller.controller,
.interrupt_lines[0] = 11,
.interrupt_parents[1] = &__metal_dt_cpu_1_interrupt_controller.controller,
.interrupt_lines[1] = 11,
.interrupt_parents[2] = &__metal_dt_cpu_1_interrupt_controller.controller,
.interrupt_lines[2] = 9,
.interrupt_parents[3] = &__metal_dt_cpu_2_interrupt_controller.controller,
.interrupt_lines[3] = 11,
.interrupt_parents[4] = &__metal_dt_cpu_2_interrupt_controller.controller,
.interrupt_lines[4] = 9,
.interrupt_parents[5] = &__metal_dt_cpu_3_interrupt_controller.controller,
.interrupt_lines[5] = 11,
.interrupt_parents[6] = &__metal_dt_cpu_3_interrupt_controller.controller,
.interrupt_lines[6] = 9,
.interrupt_parents[7] = &__metal_dt_cpu_4_interrupt_controller.controller,
.interrupt_lines[7] = 11,
.interrupt_parents[8] = &__metal_dt_cpu_4_interrupt_controller.controller,
.interrupt_lines[8] = 9,
.control_base = 201326592UL,
.control_size = 67108864UL,
.max_priority = 7UL,
.num_interrupts = 137UL,
.interrupt_controller = 1,
};
/* From pmp@0 */
struct metal_pmp __metal_dt_pmp_0 = {
.num_regions = 8UL,
};
/* From global_external_interrupts */
struct __metal_driver_sifive_global_external_interrupts0 __metal_dt_global_external_interrupts = {
.vtable = &__metal_driver_vtable_sifive_global_external_interrupts0,
.irc.vtable = &__metal_driver_vtable_sifive_global_external_interrupts0.global0_vtable,
.init_done = 0,
/* From interrupt_controller@c000000 */
.interrupt_parent = &__metal_dt_interrupt_controller_c000000.controller,
.num_interrupts = METAL_MAX_GLOBAL_EXT_INTERRUPTS,
.interrupt_lines[0] = 1,
.interrupt_lines[1] = 2,
.interrupt_lines[2] = 3,
.interrupt_lines[3] = 4,
.interrupt_lines[4] = 5,
.interrupt_lines[5] = 6,
.interrupt_lines[6] = 7,
.interrupt_lines[7] = 8,
.interrupt_lines[8] = 9,
.interrupt_lines[9] = 10,
.interrupt_lines[10] = 11,
.interrupt_lines[11] = 12,
.interrupt_lines[12] = 13,
.interrupt_lines[13] = 14,
.interrupt_lines[14] = 15,
.interrupt_lines[15] = 16,
.interrupt_lines[16] = 17,
.interrupt_lines[17] = 18,
.interrupt_lines[18] = 19,
.interrupt_lines[19] = 20,
.interrupt_lines[20] = 21,
.interrupt_lines[21] = 22,
.interrupt_lines[22] = 23,
.interrupt_lines[23] = 24,
.interrupt_lines[24] = 25,
.interrupt_lines[25] = 26,
.interrupt_lines[26] = 27,
.interrupt_lines[27] = 28,
.interrupt_lines[28] = 29,
.interrupt_lines[29] = 30,
.interrupt_lines[30] = 31,
.interrupt_lines[31] = 32,
.interrupt_lines[32] = 33,
.interrupt_lines[33] = 34,
.interrupt_lines[34] = 35,
.interrupt_lines[35] = 36,
.interrupt_lines[36] = 37,
.interrupt_lines[37] = 38,
.interrupt_lines[38] = 39,
.interrupt_lines[39] = 40,
.interrupt_lines[40] = 41,
.interrupt_lines[41] = 42,
.interrupt_lines[42] = 43,
.interrupt_lines[43] = 44,
.interrupt_lines[44] = 45,
.interrupt_lines[45] = 46,
.interrupt_lines[46] = 47,
.interrupt_lines[47] = 48,
.interrupt_lines[48] = 49,
.interrupt_lines[49] = 50,
.interrupt_lines[50] = 51,
.interrupt_lines[51] = 52,
.interrupt_lines[52] = 53,
.interrupt_lines[53] = 54,
.interrupt_lines[54] = 55,
.interrupt_lines[55] = 56,
.interrupt_lines[56] = 57,
.interrupt_lines[57] = 58,
.interrupt_lines[58] = 59,
.interrupt_lines[59] = 60,
.interrupt_lines[60] = 61,
.interrupt_lines[61] = 62,
.interrupt_lines[62] = 63,
.interrupt_lines[63] = 64,
.interrupt_lines[64] = 65,
.interrupt_lines[65] = 66,
.interrupt_lines[66] = 67,
.interrupt_lines[67] = 68,
.interrupt_lines[68] = 69,
.interrupt_lines[69] = 70,
.interrupt_lines[70] = 71,
.interrupt_lines[71] = 72,
.interrupt_lines[72] = 73,
.interrupt_lines[73] = 74,
.interrupt_lines[74] = 75,
.interrupt_lines[75] = 76,
.interrupt_lines[76] = 77,
.interrupt_lines[77] = 78,
.interrupt_lines[78] = 79,
.interrupt_lines[79] = 80,
.interrupt_lines[80] = 81,
.interrupt_lines[81] = 82,
.interrupt_lines[82] = 83,
.interrupt_lines[83] = 84,
.interrupt_lines[84] = 85,
.interrupt_lines[85] = 86,
.interrupt_lines[86] = 87,
.interrupt_lines[87] = 88,
.interrupt_lines[88] = 89,
.interrupt_lines[89] = 90,
.interrupt_lines[90] = 91,
.interrupt_lines[91] = 92,
.interrupt_lines[92] = 93,
.interrupt_lines[93] = 94,
.interrupt_lines[94] = 95,
.interrupt_lines[95] = 96,
.interrupt_lines[96] = 97,
.interrupt_lines[97] = 98,
.interrupt_lines[98] = 99,
.interrupt_lines[99] = 100,
.interrupt_lines[100] = 101,
.interrupt_lines[101] = 102,
.interrupt_lines[102] = 103,
.interrupt_lines[103] = 104,
.interrupt_lines[104] = 105,
.interrupt_lines[105] = 106,
.interrupt_lines[106] = 107,
.interrupt_lines[107] = 108,
.interrupt_lines[108] = 109,
.interrupt_lines[109] = 110,
.interrupt_lines[110] = 111,
.interrupt_lines[111] = 112,
.interrupt_lines[112] = 113,
.interrupt_lines[113] = 114,
.interrupt_lines[114] = 115,
.interrupt_lines[115] = 116,
.interrupt_lines[116] = 117,
.interrupt_lines[117] = 118,
.interrupt_lines[118] = 119,
.interrupt_lines[119] = 120,
.interrupt_lines[120] = 121,
.interrupt_lines[121] = 122,
.interrupt_lines[122] = 123,
.interrupt_lines[123] = 124,
.interrupt_lines[124] = 125,
.interrupt_lines[125] = 126,
.interrupt_lines[126] = 127,
};
/* From teststatus@4000 */
struct __metal_driver_sifive_test0 __metal_dt_teststatus_4000 = {
.vtable = &__metal_driver_vtable_sifive_test0,
.shutdown.vtable = &__metal_driver_vtable_sifive_test0.shutdown,
.base = 16384UL,
.size = 4096UL,
};
/* From cache_controller@2010000 */
struct __metal_driver_sifive_fu540_c000_l2 __metal_dt_cache_controller_2010000 = {
.vtable = &__metal_driver_vtable_sifive_fu540_c000_l2,
.cache.vtable = &__metal_driver_vtable_sifive_fu540_c000_l2.cache,
};
#define __METAL_DT_MAX_MEMORIES 7
asm (".weak __metal_memory_table");
struct metal_memory *__metal_memory_table[] = {
&__metal_dt_mem_dtim_1000000,
&__metal_dt_mem_itim_1800000,
&__metal_dt_mem_itim_1808000,
&__metal_dt_mem_itim_1810000,
&__metal_dt_mem_itim_1818000,
&__metal_dt_mem_itim_1820000,
&__metal_dt_mem_memory_80000000};
/* From clint@2000000 */
#define __METAL_DT_RISCV_CLINT0_HANDLE (&__metal_dt_clint_2000000.controller)
#define __METAL_DT_CLINT_2000000_HANDLE (&__metal_dt_clint_2000000.controller)
#define __METAL_DT_MAX_HARTS 5
asm (".weak __metal_cpu_table");
struct __metal_driver_cpu *__metal_cpu_table[] = {
&__metal_dt_cpu_0,
&__metal_dt_cpu_1,
&__metal_dt_cpu_2,
&__metal_dt_cpu_3,
&__metal_dt_cpu_4};
/* From interrupt_controller@c000000 */
#define __METAL_DT_RISCV_PLIC0_HANDLE (&__metal_dt_interrupt_controller_c000000.controller)
#define __METAL_DT_INTERRUPT_CONTROLLER_C000000_HANDLE (&__metal_dt_interrupt_controller_c000000.controller)
/* From pmp@0 */
#define __METAL_DT_PMP_HANDLE (&__metal_dt_pmp_0)
/* From global_external_interrupts */
#define __METAL_DT_SIFIVE_GLOBAL_EXINTR0_HANDLE (&__metal_dt_global_external_interrupts.irc)
#define __METAL_DT_GLOBAL_EXTERNAL_INTERRUPTS_HANDLE (&__metal_dt_global_external_interrupts.irc)
#define __MEE_DT_MAX_GPIOS 0
asm (".weak __metal_gpio_table");
struct __metal_driver_sifive_gpio0 *__metal_gpio_table[] = {
NULL };
#define __METAL_DT_MAX_BUTTONS 0
asm (".weak __metal_button_table");
struct __metal_driver_sifive_gpio_button *__metal_button_table[] = {
NULL };
#define __METAL_DT_MAX_LEDS 0
asm (".weak __metal_led_table");
struct __metal_driver_sifive_gpio_led *__metal_led_table[] = {
NULL };
#define __METAL_DT_MAX_SWITCHES 0
asm (".weak __metal_switch_table");
struct __metal_driver_sifive_gpio_switch *__metal_switch_table[] = {
NULL };
#define __METAL_DT_MAX_SPIS 0
asm (".weak __metal_spi_table");
struct __metal_driver_sifive_spi0 *__metal_spi_table[] = {
NULL };
/* From teststatus@4000 */
#define __METAL_DT_SHUTDOWN_HANDLE (&__metal_dt_teststatus_4000.shutdown)
#define __METAL_DT_TESTSTATUS_4000_HANDLE (&__metal_dt_teststatus_4000.shutdown)
#endif /* ! __METAL_MACHINE_MACROS */
#endif /* COREIP_U54MC_RTL__METAL_H*/
#endif /* ! ASSEMBLY */
|