summaryrefslogtreecommitdiff
path: root/bsp/sifive-hifive1
diff options
context:
space:
mode:
authorBunnaroath Sou <35707615+bsousi5@users.noreply.github.com>2019-03-01 10:05:34 -0800
committerGitHub <noreply@github.com>2019-03-01 10:05:34 -0800
commitfb3cddda6c0342ae6c91918e769eecafbabb55b0 (patch)
treeee323a74e2355cfedd0d528a407a6d5d252e8a7c /bsp/sifive-hifive1
parentbbea559f684a5eee7df45429ed55d41330f44474 (diff)
parentcbda1f5070e04de7ed3770d5dfd2e4f9abfc84b0 (diff)
Merge pull request #183 from sifive/e-series
Adding readme to bsp targets for E20, E21, E31/Arty, S51/Arty
Diffstat (limited to 'bsp/sifive-hifive1')
-rw-r--r--bsp/sifive-hifive1/README.md13
1 files changed, 13 insertions, 0 deletions
diff --git a/bsp/sifive-hifive1/README.md b/bsp/sifive-hifive1/README.md
new file mode 100644
index 0000000..6311207
--- /dev/null
+++ b/bsp/sifive-hifive1/README.md
@@ -0,0 +1,13 @@
+HiFive1 is a low-cost, Arduino-compatible development board featuring the Freedom E310. It’s the best way to start prototyping and developing your RISC‑V applications.
+
+This target is ideal for getting familiarize with RISC-V ISA instructions set and freedom-metal libraries. It supports:
+
+- 1 hart with RV32IMAC core
+- 4 hardware breakpoints
+- Physical Memory Protection with 8 regions
+- 16 local interrupts signal that can be connected to off core complex devices
+- Up to 127 PLIC interrupt signals that can be connected to off core complex devices, with 7 priority levels
+- GPIO memory with 16 interrupt lines
+- SPI memory with 1 interrupt line
+- Serial port with 1 interrupt line
+- 1 RGB LEDS